| Course Title:              | Electronic Circuits I |  |  |  |
|----------------------------|-----------------------|--|--|--|
| Course Number:             | ELE 404               |  |  |  |
| Semester/Year (e.g. F2017) | W2022                 |  |  |  |
|                            |                       |  |  |  |
| Instructor                 | Dr. Fei Yuan          |  |  |  |
|                            |                       |  |  |  |
| Assignment/Lab Number:     |                       |  |  |  |
| Assignment/Lab Title:      | Design Project        |  |  |  |
|                            |                       |  |  |  |
| Submission Date:           | 04/13/2022            |  |  |  |
| Due Date:                  | 04/17/2022            |  |  |  |

| Student LAST<br>Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |  |
|----------------------|-----------------------|-------------------|---------|------------|--|
| Veluri               | Parthraj 501031773    |                   | 08      | PV         |  |
|                      |                       |                   |         |            |  |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# **Table of Content**

| 1. Amplifier Design ChoiceP1                                                              |
|-------------------------------------------------------------------------------------------|
| 2. Manual CalculationsP1                                                                  |
| 3. Circuit under TestP3                                                                   |
| 4. Experimental ResultsP7                                                                 |
| 5. Conclusions and RemarksP9                                                              |
| List of Graphs                                                                            |
| a) Graph E3. Plot of $V_0$ and $V_i$ versus Time for Figure 3P8                           |
| List of Figures                                                                           |
| a) Figure 1. Biasing calculation for first stage (CC)P2                                   |
| b) Figure 2. Biasing calculation for second stage (CE)P3                                  |
| c) Figure 3. Resistance calculation for Output CC stage                                   |
| d) Figure 4. Gain calculation for CE stageP4                                              |
| e) Figure 5. Overall gain calculation (From 3rd stage)                                    |
| f) Figure 6. Bypass capacitance calculation                                               |
| g) Figure 7. Simulated DC biasing values                                                  |
| h) Figure 8. No load voltage gain simulation circuit                                      |
| i) Figure 9. No load voltage gain simulation graphP8                                      |
| j) Figure 10. Loaded voltage gain simulation circuit                                      |
| k) Figure 11. Loaded voltage gain simulation graphP9                                      |
| <u>List of Tables</u>                                                                     |
| a) Table 1. Comparison for any possible deviations between calculated and measured values |

## **Amplifier Design Choice**

The multistage configuration of the amplifier was chosen as CC -> CE -> CC. The first CC stage is there to easily meet the requirements for a high enough input resistance. The final CC stage is there to ensure a low enough output resistance to drive a small load without significantly hurting the gain of the amplifier. The CE amplifier was chosen to meet the specified voltage gains and thus the amplifier will be an inverting amplifier.

### **Manual Calculations**

Note: Assumption made from prelab 7 for the value of beta. Using Beta = 150 for all calculations.

Figure 1. Biasing calculation for first stage (CC)

#### Calculation explanation:

According to the formula of the input resistance of the CC amplifier, an expression for the  $R_E$  was derived in terms of  $I_B$  such that the internal resistance of the amplifier would be at least 20k. This way, the input resistance can be easily controlled by the parallel combination of the DC bias network. Next, to meet the DC current draw, a small enough  $I_B$  was chosen such that  $20K - V_T/I_B$  would not be negative and that the resulting  $I_E$  would be < 1mA to stay well below the current requirement. The value of  $R_E$  was chosen to be 1k resulting in the internal resistance of the amplifier to be 156.2k.  $R_1$  was set to be 30k so that the resultant parallel combination would be less than 30k ohms. Calculating internal resistance gave 22k which meets the design requirements.



Figure 2. Biasing calculation for second stage (CE)

#### <u>Calculation explanation:</u>

To set the DC parameter for CE, a small  $I_C$  current to stay under the current requirement was chosen first. The biasing voltage at Rc was chosen at 5.7V since the CE stage and the output CC stage are DC coupled. This makes it so that the final CC stage won't need the DC voltage divider network. At a 5.7V CE bias, the  $V_{BE}$  drop on the CC stage would result in  $V_{Out}$  biasing at 5V, leaving enough room for the swing to be 8 Vpp. The  $V_E$  was chosen to allow for the max swing on the CE stage. Max swing is Vcc- $V_{CE,Sat}$  = 10 - ( $V_E$  + 0.3). This value should be minimum 8V so  $V_E$  was chosen such that Vcc -  $V_{CE,Sat}$  = 9V. Using the known current and voltage, the value of  $R_E$  was determined using ohm's law,  $V_B$  was also calculated after the value of  $V_E$  was determined. Using voltage division,  $R_1$  and  $R_2$  were determined to set  $V_B$  at 1.4V. Any resistance values of  $R_1$  and  $R_2$  should suffice as long as the ratio was met, thus I arbitrarily chose 5k to be  $R_2$  and  $R_1$  = 30.7k.



Figure 3. Resistance calculation for Output CC stage

### Calculation explanation:

After testing the CC stage in multisim, it was found that the transistor was going into cutoff mode, causing heavy clipping. After analyzing, the reason for the cutoff was that  $R_{E3}$  was too high. As highlighted in the analysis above, the cutoff mode was prevented by using a smaller  $R_{E3}$  at the price of higher current usage. However, the current usage still falls under the DC requirement, making the current solution valid. The input resistance was calculated using the standard equation for the input resistance of the transistor.



Figure 4. Gain calculation for CE stage

#### Calculation explanation:

The gain of CE was calculated with the load being the input resistance of the output CC stage. Using the formula helped determine the exact value of  $R_{\rm E2}$  to achieve the following gain. Also, as stated in the calculations, the gain of CE amplifier was set to -55 to account for the drop in gain from the CC stage and other possible deviations. It was set to -55 so that even after the drops, the gain would still fall in between -50  $\pm$  5. Also the assumption of  $R_{\rm E2}$  <<  $R_{\rm E1}$  holds true as 47 << 700, making the calculation accurate.

$$g_{m} = \frac{I_{c}}{V_{T}} = 0.04$$

$$A_{V} = g_{m} (R_{E}/R_{U})$$

$$I + g_{m}(R_{E}/R_{U})$$

$$V_{0} = 0.97V_{1} = -52.6V_{1}$$

$$V_{0} = 0.945V_{1} = -54V_{1}$$

$$V_{0} = 0.945V_{1} = -54V_{1}$$

$$V_{0} = 0.945V_{1} = -54V_{1}$$

$$V_{0} = 0.986V_{1}$$

$$I + g_{m}(R_{E}/R_{U})$$

$$I + g_$$

Figure 5. Overall gain calculation (From 3rd stage)

#### Calculation explanation:

The calculation for the overall gain accounts for the loading impact of each stage. The gain of the first stage is dependent on input resistance of the second stage and the gain of the second stage is dependent on the gain of the third stage. Thus, the gains of each stage were calculated and cascaded into the gain equations of other stages to find the overall gain of the third stage.

$$10 \ \text{X}_{\text{C}} = \frac{1}{2\pi f} \times_{\text{C}} = \frac{1}{2\pi f} \times_{\text{C}} = 2.3 \text{uf}$$

$$X_{\text{C}} = \frac{R_{\text{E}}}{10}$$

$$X_{\text{C}} = \frac{700}{10}$$

$$X_{\text{C}} = 70 \text{D}$$

Figure 6. Bypass capacitance calculation

#### Capacitance value justification:

The role of the capacitors in the circuit configuration is to act as open in DC and short in AC. As capacitance is inversely proportional with impedance, all capacitance values were made to be as big as permitted with the exception of  $R_{\rm E2}$  bypass capacitor. Having 220uF capacitors would ensure minimal possible resistance in AC. However, capacitance needs to be at least 2.3uF to be big enough to act as a bypass capacitor in the CE amplifier. The other capacitors will have minimum required capacitance value to be less than 2.3uF as the resistances in series with those capacitors are much larger. The bypass capacitor on  $R_{\rm E2}$  has a direct impact on the gain and thus the frequency response of the whole circuit. Using multisim AC sweep, the value of the bypass capacitor was found to be approximately 110uF which would allow it a frequency response of -3dB.

#### **Simulation Results**



Figure 7. Simulated DC biasing values

## DC current requirement (I < 10mA)

Sum of all DC currents provided by power supply is:

49uA + 668uA + 281uA + 1.03mA + 4.84mA = 6.9mA < 10mA. Meets requirements.

## $A_{Vo}$ gain ( $A_{VO}$ = 50 ± 5) and 8Vpp requirement



Figure 8. No load voltage gain simulation circuit



Figure 9. No load voltage gain simulation graph

 $|A_{Vo}| = |V_{Out}/V_{in}| = 8.01/163 \text{mV} = 49.1 = 50 \pm 10\%$ 

Thus  $|A_{Vo}|$  meets the requirements. Also, the peak to peak voltage indicated by the voltage probe reads 8Vpp showing that the 8Vpp requirement is met.

# Av gain (Av > $0.9A_{Vo} \rightarrow Av > 44.226$ ), 4Vpp requirement and Rin requirement



Figure 10. Loaded voltage gain simulation circuit



Figure 11. Loaded voltage gain simulation graph

$$|A_V| = V_{Out}/V_{in} = 4.47/87.3 \text{mV} = 51.2 > 44.226$$

Thus,  $|A_V|$  meets the requirements. Also, the peak to peak voltage indicated by the voltage probe reads 4.47Vpp showing that the 8Vpp requirement is met.

$$R_{in} = V_{in}/I_{in} = 87.3 \text{mV}/ 4.09 \text{uA} = 21.3 \text{k}$$

Thus, R<sub>in</sub> also meets the requirement of being at least 20k.

## Frequency Response requirement (-3db)



As y2 - y1 = 13.4 - 10.3 = 3.1 the configuration meets the -3db frequency response requirement.

## **Accuracy and Deviations Justification**

|            | R <sub>in</sub> | V <sub>B,stage1</sub> | V <sub>B,stage2</sub> | V <sub>B,stage</sub> | I <sub>C,stage1</sub> | I <sub>C,stage2</sub> | I <sub>C,stage3</sub> | A <sub>Vo</sub> | A <sub>V</sub> |
|------------|-----------------|-----------------------|-----------------------|----------------------|-----------------------|-----------------------|-----------------------|-----------------|----------------|
| Calculated | 22k             | 1.45                  | 1.4                   | 5.7V                 | 0.75mA                | 1mA                   | 5mA                   | -54             | -52.6          |
| Measured   | 21.3k           | 1.33                  | 1.37                  | 5.57V                | 0.67mA                | 1.03mA                | 4.84mA                | -49.1           | -51.2          |

Table 1. Comparison for any possible deviations between calculated and measured values

All values are accurate to the calculations. The small deviations in the measurements and calculations can be justified with uncertainty in the beta value as it was just taken from lab 7, approximations made in the calculations and also rounding done in the calculations. An unexpected thing to note is that the unloaded voltage gain was actually smaller than the voltage gain. This obviously does not make sense, however after playing around with input voltages, it was found that the gain is dependent on the input voltage and decreases with higher input voltages. The only explanation I can think of for this is that as the voltage swing approaches the upper and lower limits, the circuit becomes increasingly unstable which may in turn lower the gains. This probably also explains why there is a higher deviation from the calculated  $A_{Vo}$  compared to the  $A_{Vo}$ .